The GKR Protocol Revisited: Nearly Optimal Prover-Complexity For Polynomial-Time Wiring Algorithms and For Primality Testing in $n^{1+o(1)}$ Rounds

Erich L. Kaltofen
Dept. of Mathematics, NCSU and Dept. of Computer Science, Duke University
Raleigh, Durham, North Carolina, USA

ABSTRACT

The proof-of-work interactive protocol by Shafi Goldwasser, Yael T. Kalai and Guy N. Rothblum (GKR) [STOC 2008, JACM 2015] certifies the execution of an algorithm via the evaluation of a corresponding boolean or arithmetic circuit whose structure is known to the verifier by circuit wiring algorithms that define the uniformity of the circuit. Here we study protocols whose prover time- and space-complexities are within a poly-logarithmic factor of the time- and space-complexity of the algorithm; we call those protocols ‘prover-nearly-optimal.’ We show that the uniformity assumptions can be relaxed from LOGSPACE to polynomial-time in the bit-lengths of the labels which enumerate the nodes in the circuit. Our protocol applies GKR recursively to the arising sumcheck problems on each level of the circuit whose values are verified, and deploys any of the prover-nearly-optimal versions of GKR on the constructed sorting/prefix circuits with log-depth wiring functions.

The verifier time-complexity of GKR grows linearly in the depth of the circuit. For deep circuits such as the Miller–Rabin integer primality test of an $n$-bit integer, the large number of rounds may interfere with soundness guarantees after the application of the Fiat-Shamir heuristic. We re-arrange the circuit evaluation problem by the baby-steps/giant-steps method to achieve a depth of $n^{1/2+o(1)}$ at prover cost $n^{2+o(1)}$ bit complexity and communication and verifier cost $n^{3/2+o(1)}$.

CCS CONCEPTS
- Theory of computation → Cryptographic protocols.

KEYWORDS
- cloud computing; primality testing; proof-of-work certificate;

ACM Reference Format:

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than the author(s) must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from permissions@acm.org.

ISSAC ’22, July 4–7, 2022, Villeneuve-d’Ascq, France.
© 2022 Copyright held by the owner/author(s). Publication rights licensed to ACM.
ACM ISBN 978-1-4503-8888-3/22/07... $15.00
https://doi.org/10.1145/3476446.3536183

1 INTRODUCTION

The delegation of computation to a computer service possibly in the Internet cloud today is a universal approach for carrying out massive computations. A landmark example is the determination that a maximum of 20 face moves are required to solve Rubik’s Cube, which was done in a Google data center https://www.cube20.org/. The interactive proving methodology and the breakthrough PCP Theorem allow a verifier with moderate compute power to check the computation of the prover. The 2008 GKR protocol by Shafi Goldwasser, Yael T. Kalai and Guy N. Rothblum [15, 16] reduces the number of rounds to within a poly-logarithmic factor of the depth of the boolean circuit that can be associated with the algorithm for the computation. The bare-bones version of GKR protocol can be realized for a prover that runs within a poly-logarithmic factor of the time-complexity of the computation—we call such a protocol prover-nearly-optimal—which is probabilistically checked by the verifier in time circuit-depth $\times (\log \text{circuit-size})^{O(1)} + \text{input-size} \times (\log \log \text{circuit-size})^{O(1)}$ [7]. More recently, protocols have been proposed that are zero-knowledge and whose prover-time-complexity is within a constant factor of the size of the circuit that represents the computation on the given input; see [26, 27].

The GKR proof-of-work protocol [16] works in two stages. It first takes an algorithm represented by a Turing machine and an input and on the prover side constructs a boolean circuit of poly-logarithmic depth that represents the Turing machine execution on the given input. It is assumed that the Turing machine on an input of $n$ symbols from a fixed alphabet will hold $O(\log n)$ symbols on its auxiliary tapes. In a second stage, an interactive proof protocol is designed for $(\text{fan-in} \leq 2)$ boolean circuits that are constructed by local circuit wiring algorithms which are known to both the prover and the verifier. One assumes that the circuit feeds data from each level to the next and does not skip over levels, which can be achieved by inserting pass thru nodes. The circuit has numbers assigned for each node on the $f$-th Level as values $\in \{0, 1\}^{|f|}$, where $s_f = O(\log \text{circuit-width})$. One constructs a constant number of local circuit wiring algorithms $\text{isor}(f, a), \ldots$, $\text{src1}(f, a), \text{src2}(f, a)$, which compute which arithmetic is done in the node labelled $a$ on Level $f$ and what are the labels on the previous level of the two arguments that feed into the node. The GKR interactive bare-bones protocol [15] is implemented for wiring algorithms whose associated boolean circuits have depth $O(\log s_f)$, that is $O(\log \log \text{circuit-width})$. The verifier during the protocol has to check the evaluation of those boolean circuits on verifier-selected random values in finite extension fields. In place of the wiring algorithms for the Turing machine execution, Goldreich [13] uses the circuit for a universal Turing machine that interprets the Turing machine on the
input. The universal Turing machine circuit is again bare-bones protocol verifiable.

The verifier time-complexity in the GKR bare-bones protocol depends linearly on the depth of the circuit whose evaluation is checked. Therefore, the verifier performs efficiently for problems that belong to the complexity class NC. The verifier has to scan each input bit and therefore has time-complexity that depends linearly on the input size. The transition from Turing machine algorithm and universal Turing machine circuit to the bare-bones GKR protocol incurs a time penalty for the prover: its time-complexity grows polynomially in the Turing machine time complexity. The exponent in the prover-time-complexity is related to the big-Oh constant of the \( O(\log n) \) space complexity of the Turing machine.

Instead, one can consider the circuit wiring algorithms as the computational algorithmic model. In addition, aside from using finite algebraic extension fields for boolean arithmetic during the protocol, one can use arithmetic circuits with residues modulo a prime number as values [25]. We will use hybrid circuits that perform both boolean and finite field arithmetic. The circuit wiring algorithms are public, and for \( O(\log s_f) \)-depth wiring algorithms the prover time-complexity can be reduced to nearly linear [6, 7, 26].

In [11] we have extended the circuit wiring model to which a bare-bones interactive protocol applies. We give a proof-of-work protocol for a circuit evaluation with local wiring functions that are of time-complexity \( s_f^{O(1)} \), that is, polynomial in the number of bits of the node labels. We note that the model relaxation makes it much easier to program an algorithm via circuit wiring algorithms. However, in [11] we increased the prover time-complexity to cubic in the circuit size; see Section 2.2. Here we present a prover-nearly-optimal implementation of our extended bare-bones protocol, that is, in prover-time complexity that is within a poly-logarithmic factor of the circuit size. In fact, the circuit wiring functions need not be polynomial-time, they can be polynomial-depth [11]; see Section 5. But then the prover time-complexity grows again polynomially. We note that our wiring algorithms are assumed to be of \( (\log \text{circuit-size})^{O(1)} \) time complexity. The classical notion of polynomial-time-uniformity of boolean circuits allows a time complexity of \((\text{circuit-size}(n))^{O(1)}\) for computing the circuit for \(n\) inputs (cf. [1]), but then the prover space complexity and communication complexity for the circuit construction could be the same, in the worst case.

We also show by a check-pointing technique from automatic differentiation [17] that the prover can be realized to have a space-complexity that is within a log-depth factor of the width of the circuit, while remaining prover-nearly-optimal; see Section 2.4. We note that in [26] similar space savings were implemented by the same check-pointing idea.

The trade-offs between the uniformity that the verifier uses and the work that the prover performs are subtle: in [24] the number of rounds in the interactive protocol is reduced to a constant while incrementing the prover time-complexity polynomially. All our protocols [8–10] for linear algebra are, however, prover-nearly-optimal, some are prover-optimal. We note that we call a protocol optimal if the prover complexity is \( T(n) + o(T(n)) \), where \( T(n) \) is the cost of the algorithm without a proof-of-work certificate on input size \( n \). In the literature protocols of complexity \( O(T(n)) \) have also been termed optimal, and protocols whose prover-time-complexity is \( T(n)^{O(1)} \) are termed doubly-efficient.

The transition from algorithm to certified circuit evaluation can be adapted to proof-of-work, that is, the circuit depth can be reduced by the prover communicating intermediate results to the verifier. We demonstrate the technique for proof-of-work of computing \( P = A^E \mod N \), where \( A, E, \) and \( N \) are \( n \)-bit integers, which constitutes the key substep in the Miller-Rabin randomized primality test. Because repeated squaring requires \( \Omega(n) \) modular multiplications, the boolean circuit for \( P \) has depth \( O(n(\log n)^2) \). The GKR/RRR complexity measures are given in Rows 1a and 1b of Table 1. Our yet-to-be-achieved goal is to have a primality test whose prover time-complexity is \( n^2(\log n)^{O(1)} \), whose verifier time-complexity is \( n(\log n)^{O(1)} \), and which has \( O(1) \) rounds of interaction. Row 2a of Table 1 refers to the protocol of Figure 4, which is based on modulo \( N \) squareroots and uses a private coin. Here we show that GKR can be adapted by the baby-steps/giant-steps method to the complexity measures of Row 2b of the Table 1. Note that the Agarwal-Kayal-Saxena (AKS) deterministic algorithm does not have a fast version of \( n^{2+o(1)} \) bit complexity (cf. [2]); otherwise AKS could be used in our discussion instead.

### Table 1: Proof-of-Work primality circuit protocols complexity

<table>
<thead>
<tr>
<th>Problem</th>
<th>Nr. prover time</th>
<th>verifier time</th>
<th>Nr. of rounds</th>
<th>Communic. size</th>
<th>Reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>Primality/composite-ness of ( n )-bit integers</td>
<td>( n^{2+o(1)} )</td>
<td>( n^{2+o(1)} )</td>
<td>( n^{2+o(1)} )</td>
<td>( n^{2+o(1)} )</td>
<td>[16] on Miller-Rabin</td>
</tr>
<tr>
<td>1a</td>
<td>( n^{2+o(1)} )</td>
<td>( n^{2+o(1)} )</td>
<td>( n^{2+o(1)} )</td>
<td>( n^{2+o(1)} )</td>
<td>[24] on Miller-Rabin</td>
</tr>
<tr>
<td>1b</td>
<td>( n^{2+o(1)} )</td>
<td>( n^{2+o(1)} )</td>
<td>( O(1) )</td>
<td>( n^{2+o(1)} )</td>
<td>Fiat-Shamir heuristic applied to 1a. Soundness unproven [5, 13]</td>
</tr>
<tr>
<td>1c</td>
<td>( n^{2+o(1)} )</td>
<td>( n^{2+o(1)} )</td>
<td>( n^{2+o(1)} )</td>
<td>( 0 )</td>
<td>[19] applied to 1a.</td>
</tr>
</tbody>
</table>

| Primality of \( n \)-bit integers | \( n^{2+o(1)} \) | \( n^{2+o(1)} \) | \( O(1) \) | \( O(n) \) | Figure 4, uses private coin |
| Primality/composite-ness of \( n \)-bit integers | \( n^{2+o(1)} \) | \( n^{2+o(1)} \) | \( O^{(n)} \) | \( O(n^{2+o(1)}) \) | This paper, Section 3 for public coin |

For interactive probabilistic proof protocols with a public randomization coin, whose outcome both the verifier and the prover can see, interaction can be replaced by a cryptographic hash function in the Fiat-Shamir [12] heuristic, which yields a proof of primality/compositeness which can be verified at a later time and whose soundness is justified by the hardness of predicting the hash values. Note that for protocols where interaction is replaced by the Fiat-Shamir idea, a provable soundness requires a special design for the hash functions and cryptographic hardness assumptions [5, 19, 23]. For Google’s Rubik’s Cube computation mentioned above, such a proof-of-work certificate could have been produced. Row 1c puts Fiat-Shamir in practice by placing the previous hash value as an additional argument to the next hash operation, and may incur a loss of soundness [14], which is mitigated by our protocol of fewer rounds. The papers [5, 19, 23] prove the hardness of predicting the hash values; Row 1d is for the hash functions in [19].

## 2 THE GOLDWASSER-KALAI-ROTHBLUM INTERACTIVE BARE-BONES PROTOCOL

We briefly describe the bare-bones protocol in [15, 16] (see also [11, 25]). The protocol certifies a computation on a hybrid algebraic circuit that performs arithmetic in \( \mathbb{Z}_p \) for a prime number \( p \). Figure 1 exhibits the possible operations on Level \( t \) of the circuit.
We shall designate the level of the output node, which computes the final value $f$, as Level 0 and the input values $x_{d,1}, \ldots, x_{d,n}$ as Level $d$, where $d$ is the depth of the circuit. In our circuits values at Level $(\ell + 1)$ get passed on to Level $\ell$, and one requires “pass thru” nodes to skip over a level. Constants/additional inputs $x_{\ell,k}$ can be introduced on any level before they are used on the next level, and need not be passed thru from input nodes $x_{d,k}$. The circuit simulates the boolean operations by arithmetic in $Z_p$ as shown. However, the GKR protocol itself evaluates the circuit at residues $\not\equiv 0$ for the boolean input variables, which is referred as extension [15]. Proof-of-work is possible on purely algebraic circuits [11, 25], which speeds the protocol because then arithmetic in $Z_p$ needs not be performed via boolean operations. Our circuit model is hybrid in that it can perform boolean arithmetic when the boolean nodes have $0, 1$ as inputs, but the circuit also performs $Z_p$ arithmetic in nodes which are designated as field arithmetic nodes [11]. Inside a hybrid circuit the binary values $b_1, \ldots, b_\nu$ for the digits of an integer can be converted to a residue $(b_\nu + 2b_{\nu-1} + \cdots + 2^\nu b_1 \mod p) \in Z_p$ and $Z_p$-field arithmetic can be done from that point on. The residue cannot be converted back to binary representation in subsequent levels, because the magnitudes of the residues cannot be tested by $<$ with arithmetic alone. But tests for $\not\equiv 0$ and modular divisions are possible on the field arithmetic side to some extent: see [11, Remark 2.5, Section 3].

Figure 1: Bounded fan-in hybrid algebraic extension circuit

![Diagram of a hybrid algebraic circuit](image)

For arguments $u, w \in \{0, 1\} \subset Z_p$, the following field operations simulate the boolean functions:

$$
\text{and}_{u} w \equiv (u, w) = u \land w \quad \text{or}_{u} w \equiv (u, w) = u \lor w \quad \text{not}_{u} \equiv (u, 0) = 1 - u
$$

(1)

In particular, two binary integers $x_0 + 2x_1 + \cdots + 2^{\nu-1}x_{\nu-1}$ and $x_0' + 2x_1' + \cdots + 2^{\nu-1}x_{\nu-1}'$ are equal if

$$
equal(x, x') = \prod_{i=0}^{\nu-1} \text{equiv}(x_i, x_i') = \prod_{i=0}^{\nu-1} (1 + 2x_i - x_i - x_i'), 
$$

(2)

which is a hybrid circuit of degree $\nu$ in $x_0, \ldots, x_\nu$ and in $x_0', \ldots, x_\nu'$.

The width of the circuit on Level $\ell$, designated by width($\ell$) is the number of nodes on Level $\ell$. Each node on Level $\ell$ is assigned a bit vector label $\alpha \in \{0, 1\}^s_\ell$ where $s_\ell = \Theta(\log_2(\text{width}(\ell)))$. The circuit is known to the verifier by its local wiring algorithms: isor, isand, isnot, isiplus, isminus, istimes, ispass thru, isconstant, src1, src2. For example, isor($2, \alpha$) is $1$ if the node labelled $\alpha$ on Level $\ell$ is a boolean or node, and it is $0$ otherwise. The functions src1($\ell, \alpha$) is $\beta$ and src2($\ell, \alpha$) is $\gamma$ if the nodes labelled $\beta$ and $\gamma$ on Level ($\ell + 1$) feed their values into node $\alpha$ on Level $\ell$. The wiring algorithms return the value $0$ if the bit position of $\alpha$ does not represent a node in the circuit. The GKR bare-bones protocol requires that the verifier can evaluate the wiring algorithms, that is, the circuit is uniform. In [11] polynomial-time bit complexity in $s_{\text{max}} \overset{\text{def}}{=} \max_\ell \log(\text{width}(\ell))$ is shown to suffice. More precisely, we assume:

**Assumption 2.1.** The verifier (and prover) can execute the wiring algorithms for $\ell = 0, \ldots, d - 1$ (d being the depth of the circuit) to produce boolean circuits for isor($\ell, \alpha$), . . . of size $s_{\text{max}}$, all in total time $O(1)$.

Our uniformity requirement extends the log-space uniformity of the complexity class NC [16, Theorems 1.1 and 4.7], but even polynomial-time uniformity can be further relaxed (see Section 5).

The GKR bare-bones protocol uses a value-look-up polynomial for each Level $\ell$

$$
V_0 = w_0, \quad V_\ell(z) \overset{\text{def}}{=} \sum_{\alpha \in \{0, 1\}^\ell} \equal(z, \alpha)w_{\ell, \alpha}, 
$$

(3)

where $w_{\ell, \alpha} \in Z_p$ is the value of the circuit at the node on Level $\ell$ labelled $\alpha$ when evaluated on a given list of inputs. Again, if $\alpha$ is not the bit pattern of a node on Level $\ell$, $w_{\ell, \alpha} = 0$. For all node labels $\alpha \in \{0, 1\}^\ell$ we have $V_\ell(\alpha) = w_{\ell, \alpha}$. The protocol certifies $V_\ell(\rho[\ell])$ from a certified $V_{\ell+1}(\rho[\ell+1])$ for computed values $\rho[\ell] \in Z_p^{s_\ell}$ and $\rho[\ell+1] \in Z_p^{s_{\ell+1}}$, where $\rho[\ell+1]$ is verifier-selected after $\rho[\ell]$.

In (3) one substitutes

$$
W_{\ell, \alpha} = V_\ell(\alpha) + \text{isconst}(\ell, \alpha)w_{\text{const}},
$$

(4)

with

$$
W_\ell(\alpha) \overset{\text{def}}{=} \text{isand}(\ell, \alpha)V_{\ell+1}(\text{src1}(\ell, \alpha))V_{\ell+1}(\text{src2}(\ell, \alpha)) \quad + \quad \text{isnot}(\ell, \alpha)(1 - V_{\ell+1}(\text{src1}(\ell, \alpha))) + \cdots 
$$

$$
+ \text{ispass thru}(\ell, \alpha)V_{\ell+1}(\text{src1}(\ell, \alpha)),
$$

(5)

where $w_{\text{const}} \in Z_p$ are the input values assigned to $x_{\ell,k}$ whose nodes have label $\alpha$, with $w_{\text{const}} \not\equiv 0$ for all nodes with isconst($\ell, \alpha$) = 0. If all wiring function circuits have depth $O(\log s_{\text{max}})$, one can perform an $O(1)$-verifier-time sumcheck protocol [22] to verify the value

$$
V_{\ell-\text{const}}(\rho[\ell]) \overset{\text{def}}{=} \sum_{\alpha \in \{0, 1\}^{\ell-1}} \equal(\rho[\ell], \alpha)W_\ell(\alpha),
$$

(6)

$$
= V_\ell(\rho[\ell]) - \sum_{\alpha \in \{0, 1\}^{\ell-1}} \equal(\rho[\ell], \alpha)\text{isconst}(\ell, \alpha)w_{\text{const}}.
$$

The definition (6) requires that src2($\ell, \alpha$) is defined for single-argument nodes, e.g., when isnot($\ell, \alpha$) = 1. For such nodes, the local wiring algorithms compute src2($\ell, \alpha$) = ($1, \ldots, 1$) $\in \{1, 0\}^{s_\ell}$. The arising interpolants in the sumcheck protocol then have degrees of magnitude $s_{\text{max}}^{O(1)}$. The sumcheck interactions take prover time $O(C_1^{O(1)}2^{s_{\text{max}}^{O(1)}})$ for each Level $\ell$, where the factor $2^{s_{\text{max}}}$ is from the evaluations of $V_{\ell+1}(\text{src1}(\ell, \alpha))$ and $V_{\ell+1}(\text{src2}(\ell, \alpha))$ (3), and verifier time $O(C_2^{O(1)})$ for constants $C_1, C_2$. For the final verification of the sumcheck protocol, the verifier needs to check equal($\rho[\ell], r[\ell]) \times W_\ell(r[\ell])$ for a vector $r[\ell] \in Z_p^{s_\ell}$ of random residues. For that, the verifier requires the two values $V_{\ell+1}(\text{src1}(\ell, r[\ell]))$ and $V_{\ell+1}(\text{src2}(\ell, r[\ell]))$ and a 2-to-1 subprotocol is used. The prover interpolates and commits

$$
X_{\ell+1}(\ell) \overset{\text{def}}{=} V_{\ell+1}(\ell \text{ src1}(\ell, r[\ell]) + (1 - \ell) \text{ src2}(\ell, r[\ell]))
$$

(7)
in \( \mathbb{Z}_p[t] \) (of degree \( \leq s_{\text{ct}} \)) before the verifier asks for certification of \( V_{t+1}(p[t]) \) for \( p[t] = r_s \text{src}1(t, r[t]) + (1-r_s) \text{src}2(t, r[t]) \) for a random residue \( r_s \in \mathbb{Z}_p \). The protocol proceeds to Level \( (t+1) \). After completion on Level \((t+1)\), the verifier checks \( \psi_{t+1}(r_s ) = V_{t+1}(p[t]) \text{ and } W_{t}[r[t]], \) the latter using the values \( \psi_{t+1}(0) \) and \( \psi_{t+1}(1) \), and certifies \( V_t[p[t]] = V_t^{[\text{const}]}(p[t]) + \sum_a \text{equal}(p[t], a) \text{isconst}(t, a) w_{d,a}^{[\text{const}]} \). Note that the computation of \( \sum_a \) by the verifier constitutes an input-constant scan discussed in the next paragraph. Alternatively, instead of certifying \( V_{t+1}(p[t]) \) on Level \((t+1)\), the protocol on Level \((t+1)\) certifies the linear combination \( r^p \text{src}1(t, r[t]) + r^p \text{src}2(t, r[t]) \) for verifier-selected random \( r^p, r^p \in \mathbb{Z}_p \) after the values \( V_{t+1}(\text{src}1(t, r[t])) \) and \( V_{t+1}(\text{src}2(t, r[t])) \) were committed by the prover [6].

Note that on Level \( t = d \), \( \sum_a \text{equal}(p[d], a) \text{isconst}(d, a) w_{d,a}^{[\text{const}]} \) constitutes the end of the GKR protocol, when \( \text{isconst} = 1 \) and \( w_{d,a}^{[\text{const}]} \) are values for the inputs \( x_d \). The verifier computations \( \sum_a \text{equal}(p[t], a) \text{isconst}(t, a) w_{d,a}^{[\text{const}]} \) are input/constant "scans" which are required by the GKR protocol. Instead of an input/constant, \( w_{d,a}^{[\text{const}]} \) could be given to the verifier and prover by a circuit with inputs \( a \) and depth \( O(\log \max ) \). We will use such inputs below: the decoder circuits (15). Last, by (2) the list of values \( \text{equal}(p[t], a) \) for all \( a \) can be computed a multiplication tree in linear time in the number of \( a \)'s, counting operations in \( \mathbb{Z}_p \).

2.1 Prover-Near-Optimality for Log-Depth Uniformity

The described protocol above has prover cost \( \mathcal{S}^2(\log \mathcal{S})^{O(1)} \), where \( \mathcal{S} \) is the size of the circuit whose evaluation is being certified. In [7] the prover cost for the arising sumcheck protocol is shown to be \( \mathcal{S}(\log \mathcal{S})^{O(1)} \). Because we need the result in Section 2.3 below, we give a brief explanation. Prover-efficient protocols for the sumchecks for \( \psi \) are studied extensively, improving the prover-time-complexity to \( O(\mathcal{S}) \) by using the multi-linearity of the value-lookup function (3); we refer to [26, 27] and the references there. However, our solution for polynomial-time local wiring algorithms in Section 2.3 has the \( (\log \mathcal{S})^{O(1)} \) factor even if the protocols in this section have \( O(\mathcal{S}) \) prover-time-complexity. Therefore we limit our brief discussion to the simpler earlier protocol.

First, we re-write the local wiring functions \( \text{src}1 \) and \( \text{src}2 \) as:

\[
\begin{align*}
\text{is}_\text{src}1(t, \xi, \eta) & \overset{\text{def}}{=} \text{equal}(\text{src}1(t, \xi, \eta)), \\
\text{is}_\text{src}2(t, \xi, \eta) & \overset{\text{def}}{=} \text{equal}(\text{src}2(t, \xi, \eta)) \\
& \in \mathbb{Z}_p[\xi, \eta, \xi_1, ..., \xi_{s_{\text{ct}}}].
\end{align*}
\]

(8)

For instance, \( \text{is}_\text{src}1(t, a, \beta) = 1 \) if the node labelled \( a \) on Level \( t \) takes its first value from the node labelled \( \beta \) at Level \( (t+1) \); for all other node label pairs \((a, \gamma)\) with \( \gamma \neq \beta \) the function returns \( 0 \). The function \( \text{src}_l(a) \) in (5) is re-written as \( \text{src}_l(a) = \sum_{\beta \in \{0,1\}^{s_{\text{ct}}}} \sum_{t \in \{0,1\}^{s_{\text{ct}}}} F_t(a, \beta, \gamma) \) with

\[
F_t(a, \beta, \gamma) = \text{isand}(t, a) \text{is}_\text{src}1(t, a, \beta) \text{is}_\text{src}2(t, a, \gamma) V_{t+1}(\beta) V_{t+1}(\gamma)
\]

(9)

The term \( \gamma_1 \cdots \gamma_{s_{\text{ct}}} \) guarantees that only one \( \gamma \) in the second sum is selected for nodes with one input; the term acts as a stand-in second source. The sumcheck protocol (6) at Level \( t \) is now a triple sum \( \sum_a \sum_{\beta} \sum_{\gamma} \text{equal}(\rho[t], a) \text{is}(a, \beta, \gamma) \) V_{t+1}(\beta) \). The prover in the sumcheck protocol computes sums \( \sum_{\beta\gamma\alpha} \sum_{\beta\gamma\alpha} \sum_{\beta\gamma\alpha} \ldots \) where the missing bits in \( \beta, \gamma, \alpha \) are evaluated at field elements, both random choices chosen by the verifier and interpolation arguments by the prover to turn one bit into a variable. The protocol processes the bits of \( \beta \) and \( \gamma \) before \( \alpha \). We shall consider the step in the sumcheck protocol when \( j \) bits in \( \beta \) have been set to values \( r = (r_1, \ldots, r_j) \in \mathbb{Z}_p^j \), which are fixed elements. The prover has to compute for the plus-nodes on Level \( t \), for instance, the sum

\[
\sum_{\beta,\gamma,\alpha \in \{0,1\}^{s_{\text{ct}}}} \sum_{\beta,\gamma,\alpha \in \{0,1\}^{s_{\text{ct}}}} \text{equal}(\rho[t], a) \text{is}_\text{src}1(t, a, \beta) \text{is}_\text{src}2(t, a, \gamma) V_{t+1}(\beta) V_{t+1}(\gamma)
\]

(10)

where the only value for \( \gamma \) in the middle sum for which \( \text{is}_\text{src}2(t, a, \gamma) \neq 0 \) is \( \gamma = \text{src}2(a) \), when \( \text{is}_\text{src}2(t, a, \text{src}2(a)) = 1 \). The only \( \beta, \gamma, \alpha \) for which \( \text{is}_\text{src}2(t, a, \beta, \gamma, \alpha) \) can be \( 0 \) must have \( \beta_1, \gamma_1, \alpha_1 \)

\[
\sum_{\beta,\gamma,\alpha \in \{0,1\}^{s_{\text{ct}}}} \text{equal}(\rho[t], a) \text{is}_\text{src}1(t, a, \beta) \text{is}_\text{src}2(t, a, \gamma) V_{t+1}(\beta) V_{t+1}(\gamma)
\]

(11)

The sum therefore reduces to

\[
\sum_{\text{isplus}(t, a) = 1, a \in \{0,1\}^{s_{\text{ct}}}} \text{is}_\text{src}1(t, a, \gamma_1, \ldots, \gamma_{s_{\text{ct}}} \text{src}2(a)_1, \ldots, \text{src}2(a)_{s_{\text{ct}}}) + V_{t+1}(\beta) V_{t+1}(\gamma)
\]

(12)

Note that for a given \( \gamma \) the values \( \text{src}2(t, a, \gamma) \) may be used arbitrarily often, as the fan-out of the circuit is unbounded. The prover uses a log-depth search tree data structure for the look-up. The bits of \( y \) are processed the same way.

2.2 Polynomial-Time Local Wiring Algorithms

If the wiring function circuits isor . . . on node label inputs of \( s_{\text{max}} = O(\log \mathcal{W}) \) bit-length have depth \( s_{\text{max}}^{O(1)} \), where \( \mathcal{W} \) is the maximum width of the original circuit, one cannot perform a sumcheck for \( \psi_{t+1}^{[\text{const}]}(p[t]) \) (6, 10) directly and maintain \( O(\log \mathcal{W})^{O(1)} \) verification-time, because the arising degrees could be exponential in \( s_{\text{max}} \). We use the GKR protocol recursively instead.

\footnote{In [16] and later papers, the term isplus(a, t, a) is _src1(t, x, a) is _src2(t, x, a) a, for instance, is lumped into a single function add(a, t, a), where the tilde indicates a possible evaluation at values from an algebraic extension of a finite field.}
and perform a proof-of-work GKR interactive protocol for

\[
V_t^{v_{\text{const}}}(\rho_t^{[t]}) = \sum_{\alpha \in \{0,1\}^\ell} \sum_{\beta \in \{0,1\}^{v_{\text{const}}}} \sum_{\gamma \in \{0,1\}^{v_{\text{const}}}} \left( \text{equal}(\rho_t^{[t]}, \alpha) \times G_t(\alpha, \beta, \gamma, V_{t+1}(\beta), V_{t+1}(\gamma)) \right) \tag{13}
\]

Note that (13) is an equality, where \( V_t^{v_{\text{const}}}(\rho_t^{[t]}) \) is defined in (6).

The function

\[
H_t(x_1, \ldots, x_{s_t}, x_{s_t+1}, \ldots, x_{s_t+s_{t+1}}, x_{s_t+s_{t+1}+k_1}, \ldots, x_{s_t+s_{t+1}+\ell}, \ell_1, \ell_2) \]

\[\overset{\text{def}}{=} \text{equal}(\rho_t^{[t]}, \xi) \text{G}_t(\xi, \eta, \tau, \ell_1, \ell_2) \tag{14}\]

under the triple sum in (13) can be represented as a circuit with input bits \( \xi = \alpha_i \) for \( 1 \leq i \leq s_t \) and \( \eta = \beta_j, \tau = \gamma_j \) for \( 1 \leq j \leq s_{t+1} \) and the two input field element values \( \ell_1 = V_{t+1}(\beta) \) and \( \ell_2 = V_{t+1}(\gamma) \), which depend on the bits of \( \beta \) and \( \gamma \). In addition, the circuit for \( H_t \) accesses a common pool of constants \( \rho_t^{[t]} \) for \( 1 \leq i \leq s_t \). Figure 2: Circuit for sumcheck via GKR (see text). ©E. Kaltofen

The circuit which computes \( V_t^{v_{\text{const}}}(\rho_t^{[t]}) \) in (13) is sketched in Figure 2. There are \( \ell_1 = s_t + 2s_{t+1} + 2 \) inputs to each of the \( 2^{s_t+s_{t+1}} \) copies of the circuit for \( H_t \) for each one of the \( (\alpha, \beta, \gamma) \). Note that \( \sigma_t \) is the number of variables of \( H_t \) in (14). Each input is itself a “decoder” [11] circuit, each with \( \sigma_t + \sigma_t^f \) input bits \( x_1, \ldots, x_{s_t+2s_{t+1}+2}, x_{s_t+2s_{t+1}+2}, \ldots, x_{s_t+2s_{t+1}+\ell} \), where \( \sigma_t^f = \log_2(\sigma_t - 1) + 1 \) represents the number of bits in an integer \( \beta = \sum_{k=0}^{\sigma_t^f} \theta_k 2^k \) which indicates which of the \( \sigma_t \) values are to be output by the decoder. The node labels for the output nodes of the decoder circuits on Level \( L \), which are the inputs for the \( H_t \)’s, are \( (\alpha, \beta, \gamma, v) \) for \( 0 \leq v \leq \sigma_t - 1 \). We therefore have the following value look-up function for Level \( L \):

\[
V_L(z_1, \ldots, z_{s_t+2s_{t+1}}, z_i, \ldots, z_{\ell_1}) = \sum_{\alpha \in \{0,1\}^\ell} \sum_{\beta \in \{0,1\}^{v_{\text{const}}}} \sum_{\gamma \in \{0,1\}^{v_{\text{const}}}} \sum_{\alpha_i \in \{0,1\}} \text{equal}(z_i, \alpha_i) \times G_t(\alpha, \beta, \gamma, V_{t+1}(\beta), V_{t+1}(\gamma)) \tag{15}
\]

where \( (\alpha, \beta, \gamma, \rho_t^{[t]}) \) is the \((\theta_t + 1)\)st entry in the \((s_t + 2s_{t+1})\)-dimensional vector \((\alpha, \beta, \gamma)\). The function computes

\[
V_L(\alpha, \beta, \gamma, v) = \begin{cases} a_i & \text{for } 0 \leq v < s_t, \\
 b_j & \text{for } s_t \leq v < s_t + s_{t+1}, \\
c_k & \text{for } s_t + s_{t+1} \leq v < s_t + 2s_{t+1}, \\
 V_{t+1}(\beta) & \text{for } v = s_t + 2s_{t+1} = \sigma_t - 2, \\
 V_{t+1}(c) & \text{for } v = s_t + 2s_{t+1} + 1 = \sigma_t - 1, \\
 0 & \text{for } v \geq s_t + 2s_{t+1} + 2 = \sigma_t \end{cases}
\]

(invalid label),

\[
\text{equal}(z_i, \alpha_i) \times \sum_{\beta \in \{0,1\}^{v_{\text{const}}}} \text{equal}(\beta, \gamma) \times \sum_{\alpha \in \{0,1\}^\ell} \text{equal}(\alpha) \times G_t(\alpha, \beta, \gamma, V_{t+1}(\beta), V_{t+1}(\gamma)) \tag{16}
\]

which are the required inputs for the circuits for \( H_t \) (\( \bar{v} \) denotes the integer corresponding to digits in the bit-vector \( v \)). When the GKR protocol for the circuit in Figure 2, which is the sumcheck of Level \( L \) in the original circuit evaluation proof-of-work problem, reaches Level \( L \), \( V_L(\rho, \rho') \) in (15) needs to be certified for \( \rho \in \mathbb{F}_p^{s_t+s_{t+1}} \) and \( \rho' \in \mathbb{F}_p^{\sigma_t} \). Here a standard sumcheck protocol can be used, because the degrees of the function under the triple sum in the entries of \( (\alpha, \beta, \gamma) \) are of order \( O(s_{\max}) \), which is true for \( V_{t+1}(\beta) \) and \( V_{t+1}(\gamma) \) by their definitions (3). Again, the verifier at the conclusion of the sumcheck protocol for \( V_L(\rho, \rho') \) checks the function under the triple sum for random field elements substituted for the bits in \( (\alpha, \beta, \gamma) \), and therefore needs the values \( V_{t+1}(\rho_{t+1}) \) and \( V_{t+1}(\rho_{t+2}) \), which is accomplished by the 2-1 protocol (7) described above. The protocol then can proceed to Level \((L + 1)\) in the original circuit.

We finally explain that the circuit wiring functions for the circuit of Figure 2 can be computed from the circuits for \( \text{isof}(\ell, \alpha) \) in such a way that their degrees are \( O(\log(s_{\max})) \); note that \( s_{\max} \) denotes the maximum number of digits in the node labels in the original hybrid circuit. The node labels in each of the \( 2^{s_t+s_{t+1}} \) copies of \( H_t \) (14,12) are all prefixed by those \((\alpha, \beta, \gamma)\) for which they compute the value. In each box the nodes then have the same label suffixes \( \bar{a} \), which are of magnitude \( s_{\max} \) because the circuit for \( H_t \) has by our uniformity assumption assumption \( s_{\max} \). We denote by \( \bar{s}_{\max} \) the number of bits in those labels, which is \( s_{\max} = O(\log(s_{\max})) \). The prover and verifier compute the maps for the wiring functions from the circuit for \( H_t \); for instance, \( \text{isof}(\bar{a}, \bar{\theta}) \) maps to the values of isof for each node labelled \( \bar{a} \) at Level \( \bar{k} \) in the circuit for \( H_t \). Now if the local Level \( \bar{k} \) in the \( 2^{s_t+s_{t+1}} \) boxes for \( H_t \) in Figure 2 corresponds to global Level \( \bar{k} \) in the entire circuit of Figure 2, we have the corresponding wiring function

\[
\text{isof}(\bar{a}, \bar{\theta}) = \sum_{\theta \in \{0,1\}^{s_{\max}}} \text{equal}(\bar{a}, \theta) \text{isof}(\bar{k}, \theta) \tag{17}
\]

By (2), the degree in \( \bar{\theta} \) in (17) is \( s_{\max} \) that is, \( O(\log(s_{\max})) \). We have the following for the protocol in [11].

**Theorem 2.1.** Our modified GKR bare-bones protocol under the polynomial-time uniformity Assumption 2.1 for the circuit of size \( S \),
width \( W \) and depth \( d \) for which proof-of-work certification is performed, uses \( d (\log S)^{O(1)} \) rounds, and in terms of arithmetic operations in \( \mathbb{Z}_p \) has verifier time-complexity \( O (d (\log S)^{O(1)} + n_{in}) \), where \( n_{in} \) is the number of inputs/constants to the circuit, which is \( n \) in Figure 1 plus the number of the \( x_{k,l} \)’s for \( t < d \). The prover time-complexity is \( d^{O(1)} (\log S)^{O(1)} \) using the sumchecks of Section 2.1. The protocol is Monte-Carlo randomized and requires \( p = d (\log S)^{O(1)} \) for a soundness probability \( \geq 1/2 \). Specifically, for a boolean circuit with \( n \) input and constant bits, whose size is \( S = n^{O(1)} \) and whose depth is \( d(n) \) and whose wiring functions have bit-time-complexity \( (\log n)^{O(1)} \), the protocol has prover bit-time-complexity \( d(n) S \). For each node label \( \alpha \), the number of inputs/outputs to the circuit, which is \( \log_2 \text{tot}_{\alpha} \), and depth \( \text{depth}_{\alpha} \) in Figure 2, and in terms of arithmetic operations \( \log_2 \text{tot}_{\alpha} + n (\log (\log n)^{2\text{max}}) \) for constants \( C_1, C_2 \), and \( d (\log n)^{O(1)} \) rounds.

In Section 2.3 below we show how to modify the circuit in Figure 2 so that the prover time-complexity reduces to \( S (\log S)^{O(1)} \); however, the log-depth wiring circuits isor, . . . will be much more complicated.

### 2.3 Prover-Near-Optimality for Polynomial-Time Local Wiring Algorithms

We now show how to perform all sumchecks (6), namely,

\[
\sum_{\alpha \in \{0, 1\}^r} \text{equal}(\rho[l], \alpha) W_\ell(\alpha), \quad W_\ell(\alpha) \text{ defined in (5)},
\]

in \( S (\log S)^{O(1)} \) prover time and \( d (\log S)^{O(1)} \) verifier time counting operations in \( \mathbb{Z}_p \), for all \( \ell \) levels in \( \ell \). We assume circuits for the local circuit wiring functions isor, . . . are of size \( (\log S)^{O(1)} \) and can be computed by the prover and verifier for each level in \((\log S)^{O(1)} \) time; here \( S \) is the size of the original circuit whose evaluation is to be certified, and \( d \) is its depth.

We first briefly describe a summation-tree circuit of size \( S^2 \times (\log S)^{O(1)} \) for (18) for a given level \( \ell \). For each node label \( \alpha \in \{0, 1\}^r \) we compute in parallel circuits from the decoder-supplied inputs \( a_1, \ldots, a_r \) (cf. (15)) the values for src1(\( \ell, \alpha \)) and src2(\( \ell, \alpha \)). Each of those circuit boxes (cf. Figure 2) has size \( S^{O(1)} \) by assumption, and outputs the block of bits \( a_1, \ldots, a_r, \text{src1}(\ell, \alpha), \text{src2}(\ell, \alpha) \). On that output level we also have decoders for \( \beta_1, \ldots, \beta_{\text{src}1}, \text{src1}(\ell, \beta) \) for all \( \beta \in \{0, 1\}^{r+1} \). Next, we compute for each \( \alpha \) the two values

\[
V_{\text{src1}}(\text{src1}(\ell, \alpha)) = \sum_{\beta \in \{0, 1\}^{r+1}} \text{equal}(\text{src1}(\ell, \alpha), \beta) V_{\text{src1}}(\beta),
\]

\[
V_{\text{src2}}(\text{src2}(\ell, \alpha)) = \sum_{\beta \in \{0, 1\}^{r+1}} \text{equal}(\text{src2}(\ell, \alpha), \beta) V_{\text{src2}}(\beta),
\]

using two summation trees. Note that the bits for \( \beta \) needed for the equal’s are available from the decoders that produce the \( \beta_1, \ldots, \beta_{\text{src}1}, \text{src1}(\ell, \beta) \) blocks of values. The \( \text{src2} \) local circuit wiring functions, which are determined on that level by the placement of those blocks, locate those bits. The corresponding circuits essentially match sub-blocks of bits and have depth \( O (\log \text{src}_{\max}) \). With the values (19) the circuit computes in parallel for each \( \alpha \) the terms \( \text{equal}(\rho[l], \alpha) \times W_\ell(\alpha) \) in the sum (18) and then sums up those values in a final summation tree (cf. Figure 2).

The soft-quadratic size solution described in the previous paragraph replaces the dictionary lookup of the values \( V_{\ell+1}(r_1, \ldots, r_j, \text{src1}(\alpha)) \) and \( V_{\ell+1}(\text{src2}(\alpha), s) \) of (11), which are executed by the prover in Section 2.1, by the linear-size search (19) done on the circuit after computing the src1 and src2 values. Note, however, that ultimately dictionary look-ups are still executed by the prover, because each level of the soft-quadratic size circuit for (18) needs to be processed by the GKR protocol of Section 2.1.

We can avoid the quadratic size blow-up by using sorting networks to locate the values of \( \beta \) matching to src1(\( \ell, \alpha \)) and src2(\( \ell, \alpha \)). In Figure 3 we display the overall layout of the circuit for (18). On Layer A we have computed blocks of values (notV, addr0, addr1, addr2, V1, V2). If the bit notV = 1, the block is equal \((1, \alpha, \text{src1}(\alpha), \text{src2}(\alpha), 0, 0) \) and if notV = 0, the block is equal \((0, 0, \ldots, 0, 0, \beta, \text{src1}(\beta), \text{src2}(\beta)) \). Note that node values can be duplicated on a subsequent level as pass-through nodes with the same src1. Next, the circuit sorts the blocks according to the key (addr1, notV) values. We can use a Batcher sorting network of size \( O(2^r + 2^{2\text{max}}) \) and depth \( O(\text{src}_{\max}) \), counting comparators. The local circuit wiring functions in the Batcher sorting network use simple integer arithmetic on the node labels and are of depth \( O (\log S^2) \). At Layer B each block \((0, 0, \ldots, 0, \beta, \beta, \text{src1}(\beta), \text{src2}(\beta)) \) is followed by blocks \((1, \alpha, \text{src1}(\alpha), \text{src2}(\alpha), 0, 0) \) with \( \text{src1}(\alpha) = \beta \), which are followed by \((0, 0, \ldots, 0, \beta + 1, \beta + 1, \text{src1}(\beta + 1), \text{src2}(\beta + 1)) \), where \( \beta + 1 \) is the binary representation of \( \beta \) incremented by 1. At Layer C the blocks with notV = 1 have their V1 nodes filled-in by \( \text{src1}(\beta) = V_{\ell+1}(\text{src1}(\alpha)) \) from the closest block to the left with notV = 0. The fill-in is performed on a parallel prefix circuit. An additional bit ‘is_filed’ is added to each block at Layer B, and initialized to is_filed = 0 if notV = 1 and is_filed = 1 if notV = 0. The parallel prefix uses the following binary operation on a pair of blocks:

\[
(\text{notV}, \text{addr0}, \text{addr1}, \text{addr2}, \text{V1}, \text{V2}, \text{is_filed}) = (\text{notV'}, \text{addr0'}, \text{addr1'}, \text{addr2'}, \text{V1'}^{\text{new}}, \text{V2'}^{\text{new}}, \text{is_filed'}),
\]
where $V_1^{[\text{new}]} = V_1 \cdot \text{is\_filled}^{[\text{new}]} \cdot \text{is\_filled}$ if $\text{is\_filled}' = 0$ and $V_1^{[\text{new}]} = V_1 \cdot \text{is\_filled}^{[\text{new}]} = 1 = \text{is\_filled}'$ if $\text{is\_filled}' = 1$. The operation $\circ$ is associative and is familiar from carry look-ahead addition/pointer jumping. Again, the parallel prefix circuit has a regular layout and local circuit wiring functions of depth $O(\log s_{\text{max}})$. The size of the parallel prefix circuit is $O(2^{s_{\text{e}}} + 2^{s_{\text{e}}} \cdot t_{\text{e}})$ and the depth is $O(s_{\text{max}})$, counting $s_{\text{e}}$.

The sorting and fill-in is repeated with the key $(\hat{\beta}_i, \text{notV})$ and $(\text{src2}(\alpha), \text{notV})$ in the blocks in the addr2, V2 positions. At Layer E we have in the blocks with notV = 1 the values $(1, \alpha, \text{src1}(\alpha), \text{src2}(\alpha), V_{s+1}(\text{src1}(\alpha)), V_{s+1}(\text{src2}(\alpha)))$. We now can for each block compute by parallel circuits the argument equal $(\rho_i, \alpha) W_i(\alpha)$ in the sum (18). The bit notV allows setting the values for the blocks with notV = 0 to zero. By the Assumption 2.1 the circuit of Figure 3 has size $(2^{s_{\text{e}}} + 2^{s_{\text{e}}} \cdot t_{\text{e}}) \cdot O_{\text{max}}(1)$, depth $(\log s_{\text{max}})$, and local circuit wiring functions src1, ..., of depth $O(\log(s_{\text{max}}))$, to which the prover-nearly-optimal bare-bones GKR protocol of Section 2.1 can be applied. The scan across the $(s_{\text{e}}+1) \cdot 2^{s_{\text{e}}} t_{\text{e}}$ modular decoder circuits for the $b_{i1}$ and $V_{s+1}(\beta)$ values before Layer A (cf. (15)) is a sumcheck protocol, which can be performed in prover-time-complexity $2^{s_{\text{e}}+1} s_{\text{max}}$ by the algorithm of Section 2.1 (cf. (10)). The protocol ends in the verification of a single $V_{s+1}(r_1, \ldots, r_{s_{\text{e}}})$ on the next level of the original circuit, and no 2-1 protocol (7) is required. Of course, the 2-1 protocols are needed in the GKR verification of the circuit of Figure 3. The sum-check scan across the decoder circuits for the $a_{i1}$-bits at the top of the circuit in Figure 3 ends by the verifier computing the value of the decoder circuit at a random value in $\mathbb{Z}_p^{s_{\text{e}}+1}$, where $s_{\text{e}} + t_{\text{e}}$ with $s_{\text{e}} = \lceil \log(s_{\text{e}} - 1) \rceil + 1$ is the number of input bits to the decoders. Our main result can be stated as follows.

**Theorem 2.2.** In Theorem 2.1 one may replace the prover time-complexity by $S(\log S)O(1)$ while all other complexity measures remain the same with different $O(1)$ and $C_1, C_2$ constants.

### 2.4 Prover-Nearly-Optimal Space Complexity

We finally analyze the space complexity for the prover. The circuit size is $S$, the depth $d$, and the width $W$. The prover can, at the cost of an additional $O(\log d)$ factor in time-complexity, reduce the intermediate space to $O(W \log d)$. The technique is well-known in the reverse mode of automatic differentiation [17]. We sketch the technique. The idea is to only store ("checkpoint") the values of each node at Level $[d/2]$, where $d$ is the depth of the entire circuit, from which values at the Output-Level 0 to Level $[d/2] - 1$ are recursively determined. The values at Level $([d/2] + 1)$ to the Input-Level $d$ are then freshly computed from the inputs, again storing only values at half the depths. The strategy stores the values for at most $O(\log d)$ different checkpoint levels, and each value is recomputed at most $\log d$ times. The latter can be shown as follows: re-computation of a value at Level $\ell$ is not a checkpoint, is triggered if the values at Level $(\ell + 1)$ are needed, when the values at the nearest-outcomes output checkpoint Level $\ell$ were used in the sum-check protocol for Level $(\ell + 1)$ and afterwards their storage released. During re-computation of the values at Level $(\ell + 1)$, Level $\ell$, ..., Level $(\ell + 1)$, Level $\ell$, where $\ell$ is the nearest checkpoint towards input, the values at Level $\text{halfl}_{\text{halfl}} \cdot \text{halfl} \equiv [(\ell + 1)/2]$. Level $[(\ell + \text{halfl})/2]$, ... are stored. Therefore, the depth $(\ell - \ell)$, which is the distance of the checkpoint levels between which the unstored Level $\ell$ lies, is at least halved every time a value on Level $\ell$ is re-computed.

### 3 PROOF OF PRIMALITY

In Figure 4 we describe an interactive protocol that certifies an $n$-bit integer $N$ to be a prime number. The protocol has $n^2(\log n)O(1)$ prover time-complexity, $n(\log n)O(1)$ verifier time-complexity using the Tonelli-Shanks Algorithm and in $C$ rounds achieves failure probability $\leq 1/2^C$, because for composite $p = q_1 q_2$ with $\text{GCD}(q_1, q_2) = 1$ there are at least $4$ square roots by the Chinese Remainder Theorem. The check that $\sqrt[4]{p} \not\in \mathbb{Z}$ for $k \geq 2$ can be done by the algorithms in [4, 21] in $(\log n)O(1)$ bit operations. Since the randomly sampled $r_i$, which are uniformly and independently distributed (u.i.d.), must remain unknown to the prover, the Fiat-Shamir [12] heuristic cannot remove interaction. That would be quite important, so that a proof of primality can be stored for verification at a future time.

**Figure 4: Protocol for primality with a private verifier coin**

<table>
<thead>
<tr>
<th>Prover</th>
<th>Verifier</th>
</tr>
</thead>
<tbody>
<tr>
<td>$p \geq 3$ a prime number</td>
<td>$\text{Check that } \sqrt[p]{\bar{p}} \not\in \mathbb{Z}$ for all $k = 2, \ldots, \lceil \log_2(p) \rceil$</td>
</tr>
<tr>
<td>for $i = 1, 2, \ldots, 100$ do</td>
<td></td>
</tr>
<tr>
<td>Compute $b_i$ with $a_i = (r_i^2 \mod p)$, $r_i \overset{\text{u.i.d.}}{\rightarrow} \mathbb{Z}_p$ privately</td>
<td>$b_i^{\ell} \overset{\text{d}}{=} a_i \cdot (mod p) \rightarrow b_i = (\pm r_i \cdot mod p)$</td>
</tr>
</tbody>
</table>

We now realize the Miller-Rabin primality/compositeness test by baby-steps/giant-steps for a protocol of the complexity measures in Line 2a of Table 1, which uses a public coin. The Miller-Rabin primality test for an integer $N$ with $n = \lfloor \log_2(N) \rfloor + 1$ binary digits computes $A^n \mod N$ for random residues $A \in \mathbb{Z}_N$ with $\text{GCD}(A, N) = 1$ and exponents $E \leq N - 1$. The boolean circuit for those modular exponentiations has size $S = O(n^2(\log n) \log \log(n))$ with Schönhage-Strassen integer multiplication and depth $d = O(n \log(n)^3)$ with repeated modular squaring and Cook’s long division algorithm. The GKR proof-of-work protocol has prover time-complexity $n^2(\log n)O(1)$, verifier time-complexity $n(\log n)O(1)$ and $n(\log n)O(1)$ rounds. We show how to reduce the number of rounds to $\sqrt[4]{\log(n)}O(1)$ by increasing the verifier time-complexity to $n^{3/2}(\log n)O(1)$. The prover time-complexity stays $n^2(\log n)O(1)$. Both the prover’s and the verifier’s space complexity is $O(n^{3/2})$.

We write $E = b_0 + b_1 + b_2 + \ldots + b_{n-1}2^{n-1}$ with $b_i \in \{0, 1\}$ in radix $R = 2^\lambda$,

$$E = \sum_{i=0}^{\mu} b_i R^i, \quad R = 2^\lambda, \quad 0 \leq B_i \leq R - 1,$$

$$\lambda = \lceil \sqrt{n-1} \rceil, \quad \mu = \lceil \sqrt{n-1} \rceil, \quad \lambda \mu + \lambda - 1 \geq n - 1. \quad (21)$$

Figure 5 shows the layout of the "baby steps/giant steps" circuit that tests the value $P = (A^E \mod N)$ communicated by the prover to the verifier before the GKR protocol for correctness. The prover also communicates the residues $A^{[i]} = (A^R \mod N)$ for $1 \leq i \leq \mu - 1$. The initial residue is $A^{[0]} = A$, which for the Miller-Rabin test is a random residue chosen by the verifier. The $\uparrow$ parallel $R$ mod $N$-sub-circuits compute $\bar{A}^{[i+1]} = ((A^{[i]})^R \mod N)$ for $0 \leq i \leq$
The equal ($A[i], A[i]$) on the next circuit layer check in parallel the computed values against the committed values, except for ($A[i]^{R-1} R \mod N$). The residue $A[i] = 0$ if the check fails, which causes the computed $P = 0$ and the comparison to $P$ produce 0, namely failure. If all committed powers $A[i] \equiv A^R \equiv A^{2^i} (\mod N)$ then $A[i] = (A^R \mod N)$ for all $1 \leq i \leq \mu - 1$.

Figure 5: Primality proof-of-work circuit (see text) © E. Kaltofen

The next layer of ($\uparrow B_i \mod N$)-sub-circuits computes in parallel $(A[i]^{B_i} \mod N) \equiv A^{B_i R^i} \mod N$ for all $0 \leq i \leq \mu$, or 0 if the equal failed. In Figure 5, the $B_i$ are inputs to the powering by repeated squarings, although their bits could have been incorporated as constants in each box with the appropriate isconst wiring functions. Finally, the circuit computes $P = (\prod_{i=0}^{\mu} A[i]^{B_i} \mod N) \equiv \prod_{i=0}^{\mu} A^{B_i R^i} (\mod N)$ and compares the computed value $P$ with the committed value $P = (A^E \mod N)$.

Let $M(n) = n \log(n) \log(n) \log(n)$ be the Schönhage-Strassen integer multiplication complexity function (there are smaller theoretical values today [18]). The proof time complexity for computing all bit values in the circuit of Figure 5 inclusive the communicated residues $P$ and $A[i] \leq 1 \leq \mu$ is

$$O(\mu M(n) (\log R) + \mu^2 + \mu M(n) (\log B_i) + \mu M(n) \text{ tree product})$$

(22)

which is $O(n M(n))$; the size of the circuit is also $O(n M(n))$. The depth of the circuit of Figure 5 is $O(\lambda (\log n)^2)$ with $\lambda = O(\sqrt{n})$, where the depth $(\log n)^2$ is from the Cook $O(M(n))$-time division with remainder algorithm using the $O(\log(n))$-on Schönhage-Strassen multiplication circuit. The GKR protocols to certify the values adds a factor $(\log n)^{O(1)}$ or $O(1)$ to the proof time-complexity. The verifier time-complexity is dominated by the input scans. There are four such scans, the bits of $A[i]$, twice, and the bits of $B_i$ and $P$. The verifier scan over the $A[i]$ can be reduced to a single scan by passing the values from the Input-Level through to the equal-Level, which makes the circuit wiring functions for the ($\uparrow R \mod N$)-blocks a bit more complicated, and disallows independent certification of each of the $\mu$ powering subcircuits. There are $\mu n$ bits for all $A[i]$, and the input scans take $n^{3/2} (\log \log n)^{O(1)}$

bit operations, as the modulus $p$ for the field $\mathbb{Z}_p$ over which the GKR protocol is performed is $p = \log n^{O(1)}$, the circuit labels have $\sigma_{max} = O(\log n)$ bits. Note that the protocol without the input scans has verifier time complexity $\sqrt{n} (\log n)^{O(1)}$.

Remark 3.1. If $\gcd(A, N) > 1$ then the prover can take advantage of the GCD-free basis [20] for $(A, N)$: the prover computes and communicates integers $M_i \geq 2, \ldots, M_i \geq 2$ with $\gcd(M_i, M_j) = 1$ for all $1 \leq i < j \leq k$ and exponents $t_1 \geq 0, \ldots, \ell_k \geq 0$ and $m_1 \geq 0, \ldots, m_k \geq 0$ such that $A = \prod_{i=1}^{k} M_i^{t_i}$ and $N = \prod_{i=1}^{k} M_i^{m_i}$, that in $n (\log n)^{O(1)}$ bit operations [3]. The modular power $P = A^E \mod N$ is then computed by the Chinese remainder algorithm: each residue $A^E \mod M_i^{m_i}$ for $m_i \geq 1$ is computed by the prover as $M_i^{t_i} (A/M_i^{t_i}) \mod M_i^{m_i}$. The second power is to a base which is relatively prime to the modulus $M_i^{m_i}$, and the above protocol is used if $t_i E < m_i$: $(A^E \mod M_i^{m_i}) = M_i^{t_i E} (A/M_i^{t_i}) \mod M_i^{m_i-t_i E}$.

By Section 2.4 for the circuit of Figure 5, which has $W = n^{1/2} (\log n)^{O(1)}$ and $d = n^{1/2} (\log n)^{O(1)}$, the prover space complexity is $n^{3/2} (\log n)^{O(1)}$ while the time complexity stays $n^2 (\log n)^{O(1)}$. In that case, namely of verifying $A^E \mod N$, the prover and verifier can compute a circuit for $A_1 A_2 \mod N$ and with that circuit derive the circuit wiring functions for the powering circuit of Figure 5. The node values which are stored can be intermediate $\mu+1$ residues of powers modulo $N$, which further simplifies the protocol.

4 CONCLUSION

Uniformity assumptions on families of boolean circuits that are parameterized with the number $n$ of input bits and which evaluate to functions such as “is a squarefree integer” turn the circuits into algorithms. Proof-of-work of an evaluation at a given input reduces the verifier complexity by assuming efficient algorithms for computing the circuit structure. Because proof-of-work can be applied to the uniformity algorithms themselves, uniformity assumptions can be high in terms of complexity, say uniform of polynomial-depth. Prover-near-optimality can be retained by use of prover-nearly-optimal GKR protocols on the circuits with Batcher sorting networks.

Moreover, the proof-of-work protocol can adapt the circuit evaluation proof to reduce depth of the circuit. The prover can communicate values at intermediate levels to the verifier, which then become inputs to the verifier which are checked against the computed values; cf. the figure on the right. The depth of the proof-of-work circuit then is the maximum depth between the checkpoints.

We have shown how to use the technique for reducing the depth of the Miller-Rabin primality-test circuit of an $n$-bit integer by a factor of $\sqrt{n}$ while retaining prover-near-optimality.

Our original motivation comes from computations that have relatively narrow width but large depth: the training phase of neural networks. There the weights in the network are adjusted sequentially by testing each item in the training set. Our question is: how does a prover certify that the training was done with all items?
ACKNOWLEDGMENTS

I thank Jean-Guillaume Dumas for discussions on the GKR protocol. I also thank Yael Kalai and the reviewers of two versions of the paper for their comments, in particular on Fiat-Shamir’ing GKR.

This research was supported by the National Science Foundation under Grant CCF-1717100.

Note added on June 5, 2022: Paragraph before Section 2.1: $x_i \leftrightarrow y_j$.

REFERENCES


5 APPENDIX: BEYOND POLYNOMIAL-TIME CIRCUIT-UINIFORMITY

We briefly discuss the uniformity model in [11]. For a computable function, which is parameterized by the number n of input bits, such as testing if an n-bit integer is a squarefree number, a family of circuits of size S(n), width $W(n)$ and depth $d(n)$ that computes the function for each n becomes algorithmic by virtue of the circuit wiring algorithms. We also assume that the used constants, which are bits, are the same for all circuits, which means that there is a fixed number of them. Our protocols in Sections 2.2 and 2.1 have assumed that the prover and verifier can compute $(\log W(n))^{O(1)}$, size circuits for those functions $\isor(f, a, \ldots)$, where n is now also an input to the functions; note that we have $\max = O(\log W(n))$. Then the prover complexity is soft-linear in the size $S(n)$ of the circuits in the family. The GKR verification of the circuit evaluation of Figure 2 uses the wiring functions (17), where $\isor \ldots$ are the wiring functions of the circuits for $H_f(14,12)$, and are therefore derived from the circuits of the wiring functions $\isor(f, \xi, \ldots)$ of the original family of circuits.

In short, $\isor \ldots$ are the wiring functions of the wiring functions. We observed in [11] that in [12] the circuits

---

185
for isor, . . . need only be of depth \( s_{\text{max}}^{O(1)} \) and size \( 2^{O(s_{\text{max}})} \), the latter of which is of order \( S(n)^{O(1)} \), provided their own circuit wiring functions isor, . . . can be constructed by the prover and verifier and have depth \( O(\log(s_{\text{max}})) \). Then in (17) we have \( s_{\text{max}} = O(s_{\text{max}}) \), the degrees of isor, . . . are of order \( s_{\text{max}}^{O(1)} \) and the sumcheck protocol at Level \( k \) in Figure 2 can include the bits of \( \theta \) in (17) [11, Assumption 2.2]. The prover complexity will remain \( S(n)^{O(1)} \) and the verifier complexity \( O(d(n)(\log S(n))^C_1 + n(\log \log S(n))^C_1) \) for constants \( C_3, C_4 \), and there are still \( d(n)(\log S(n))^{O(1)} \) rounds.

The process of iterating GKR on the sumchecks need not stop at the isor, . . . wiring algorithms, that is, the assumption that those have depth \( O(\log(s_{\text{max}})) \). If at selected place those isor, . . . have size and depth \( s_{\text{max}}^{O(1)} \), GKR could again be iterated for the arising sumchecks.

6 APPENDIX: NOTATION

This appendix is not included in the ISSAC Proceedings.

<table>
<thead>
<tr>
<th>Notation (in alphabetic order):</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \circ )</td>
</tr>
<tr>
<td>( ? )</td>
</tr>
<tr>
<td>u.i.d.</td>
</tr>
<tr>
<td>( A )</td>
</tr>
<tr>
<td>( A[l] )</td>
</tr>
<tr>
<td>( a, \alpha )</td>
</tr>
<tr>
<td>( \text{add}_l(\alpha, \beta, \gamma) )</td>
</tr>
<tr>
<td>and,or,not, . . .</td>
</tr>
<tr>
<td>( B_j )</td>
</tr>
<tr>
<td>( b, \beta )</td>
</tr>
<tr>
<td>( C_1, C_2, . . . )</td>
</tr>
<tr>
<td>( c, \gamma )</td>
</tr>
<tr>
<td>( d, d(n) )</td>
</tr>
<tr>
<td>( E )</td>
</tr>
<tr>
<td>equal</td>
</tr>
<tr>
<td>( F_l(\alpha, \beta, \gamma) )</td>
</tr>
<tr>
<td>( G_l(\alpha, \beta, \gamma, \lambda_1, \lambda_2) )</td>
</tr>
<tr>
<td>( H_l(\alpha, \beta, \gamma) )</td>
</tr>
<tr>
<td>( V_{t+1}(\beta), V_{t+1}(\gamma) )</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Notation continued (in alphabetic order):</th>
</tr>
</thead>
<tbody>
<tr>
<td>isand, isor, isnort, . . . isconst</td>
</tr>
<tr>
<td>isrc1(( t, \alpha, \beta) ),</td>
</tr>
<tr>
<td>isrc2(( t, \alpha, \beta) ),</td>
</tr>
<tr>
<td>isor, . . .</td>
</tr>
<tr>
<td>( r[t] )</td>
</tr>
<tr>
<td>( \rho[t] )</td>
</tr>
<tr>
<td>( S, S(n) )</td>
</tr>
<tr>
<td>( s_t )</td>
</tr>
<tr>
<td>( s_{\text{max}} )</td>
</tr>
<tr>
<td>( \text{srci}(t, \alpha) ),</td>
</tr>
<tr>
<td>( \text{srci}(t, \alpha) )</td>
</tr>
<tr>
<td>( \text{srci}, . . . )</td>
</tr>
<tr>
<td>( T(n, . . .) )</td>
</tr>
<tr>
<td>( V_l(z, z') )</td>
</tr>
<tr>
<td>( V_l<a href="z">^{-}\text{const}</a> )</td>
</tr>
<tr>
<td>( W_l(\alpha) )</td>
</tr>
<tr>
<td>( W_l, W(n) )</td>
</tr>
<tr>
<td>( w_{t, \alpha} )</td>
</tr>
<tr>
<td>( w_{t, \alpha}[^{-}\text{const}] )</td>
</tr>
<tr>
<td>( x_{t, k} )</td>
</tr>
<tr>
<td>( \dot{\lambda}(t) )</td>
</tr>
<tr>
<td>( Z )</td>
</tr>
<tr>
<td>( z )</td>
</tr>
</tbody>
</table>